Nios® V Processor: Lockstep Implementation User Guide

ID 833274
Date 4/17/2025
Public
Document Table of Contents

4.4.6. Timeout Deadline and Status Register - ERRCTRL_TIMEOUT

The content of this register features the information related to the Timeout Configuration and status.

Table 41.  ERRCTRL_TIMEOUT
Bit Field Bits Access Type Default Value Description
WR [31:25] RAZ/W 0 (Locked)

Write enable protection key

Write access:

  • 0x19 = unlocks write access to this register
  • Others = lock write access to this register
WE 24 R/WI 0 (Disabled)

Write enable protection bit

  • 1 = Write access enabled
  • 0 = Write access disabled
Reserved [23:16] - - Reserved
Timeout current value [15:8] R/WI - Current (raw) value of timeout counter
Deadline Timeout Configuration [7:0] R/W Default Timeout Period IP Parameter Current timeout deadline value. Deadline of zero means the timeout is OFF.