Nios® V Processor: Lockstep Implementation User Guide

ID 833274
Date 4/17/2025
Public
Document Table of Contents

5.3. Extended Reset Interface

The following table describes the Extended Reset Interface signals.
Table 63.  Extended Reset Interface
Signal Names Width (bits) Direction Description
ARSTN 1 Input A hardware reset input signal that forces the fRSmartComp to reset immediately.
reset_r 1 Input A hardware reset input signal that forces the Agent CPU to reset immediately.
reset_req_r 1 Input
  • Request a reset to the Agent CPU by asserting this signal.
  • This signal must remain asserted until the Agent CPU asserts reset_req_ack_r signal.
reset_req_ack_r 1 Output Agent CPU responds that the reset is successful by asserting this signal.
RREQL 1 Output Reset request (active high) for the Host CPU
RREQR 1 Output Reset request (active high) for the Agent CPU
RACKL 1 Input Host CPU reset acknowledgment
RACKR 1 Input Agent CPU reset acknowledgment
Note: You need to clearly distinguish between Host CPU and Agent CPU reset signals when using Extended Reset Control. Refer to Extended Reset Control for more information.