Visible to Intel only — GUID: aqn1709594145972
Ixiasoft
5.1. GTS Interlaken IP Clock and Reset Interface Signals
5.2. GTS Interlaken IP Transmit User Interface Signals
5.3. GTS Interlaken IP Receive User Interface Signals
5.4. GTS Interlaken IP Management Interface Signals
5.5. GTS Interlaken Link and Miscellaneous Signals
5.6. GTS Interlaken IP Reconfiguration Signals
Visible to Intel only — GUID: aqn1709594145972
Ixiasoft
1. About the GTS Interlaken Intel® FPGA IP
Updated for: |
---|
Intel® Quartus® Prime Design Suite 24.2 |
IP Version 4.0.0 |
Interlaken is a high-speed serial communication protocol for chip-to-chip packet transfers at rates from 10 Gbps to 200 Gbps and beyond. It builds on the channelization and per channel flow control features of SPI-4.2, while reducing the number of I/O pins by using high speed SERDES technology. Interlaken provides low I/O count compared to earlier protocols, supporting scalability in both number of lanes and lane speed. Other key features include flow control, low overhead framing, and extensive integrity checking. The Interlaken IP incorporates a physical coding sublayer (PCS), a physical media attachment (PMA), and a media access control (MAC) block.
Figure 1. Typical Interlaken Application