5.1. GTS Interlaken IP Clock and Reset Interface Signals
5.2. GTS Interlaken IP Transmit User Interface Signals
5.3. GTS Interlaken IP Receive User Interface Signals
5.4. GTS Interlaken IP Management Interface Signals
5.5. GTS Interlaken Link and Miscellaneous Signals
5.6. GTS Interlaken IP Reconfiguration Signals
1.3. Device Speed Grade Support
The GTS Interlaken Altera® FPGA IP supports Agilex™ 5 devices with core speed grade: 4 for E-Series devices and 3 for D-Series devices