3.2. GTS CPRI PHY IP Design Example Parameters
Parameter |
Values | Description |
---|---|---|
Select design |
Single instance of IP core (default), Four instances of IP core |
The design example instantiates a single or four instances of he IP to demonstrate multichannel CPRI PHY. |
Simulation |
0, 1 (default) | When you turn on Simulation, Quartus Prime generates all necessary files required for simulation. |
Synthesis |
0, 1 (default) | When you turn on Synthesis, Quartus Prime generates all necessary files required for synthesis. |
Generate file format |
Verilog, VHDL | Select the HDL format for the generated IP files in the design example. For VHDL, only the Platform Designer generated wrapper of various IPs within the design are in VHDL format. The other files such as testbench and design example components remain as Verilog HDL. |
Select board |
None, Agilex 5 E-Series 065B Premium Development Kit (ES1) |
Select your development kit. If this menu is gray, no board is supported for the options you selected. For example Synthesis is off. If you select a development board, the target device for generation matches the device on the development kit. |
Select device initialization clock |
OSC_CLK_1_25MHZ OSC_CLK_1_100MHZ OSC_CLK_1_125MHZ (default) |
This option provides support for device initialization clock setting in the design example. The development kit only supports OSC_CLK_1_125MHZ. If you are using a different development kit board, refer to the specifications of the board and select the correct option from the menu. Failure to select the correct frequency might give incorrect hardware behavior. |
