1. About the GTS CPRI PHY FPGA IP
2. Getting Started
3. GTS CPRI PHY IP Parameters
4. Functional Description
5. Interface Signals
6. GTS CPRI PHY IP Registers
7. GTS CPRI PHY IP Troubleshooting
8. GTS CPRI PHY Intel FPGA IP User Guide Archives
9. Document Revision History for the GTS CPRI PHY Intel FPGA IP User Guide
5.1. GTS CPRI PHY IP Clock Signals
5.2. GTS CPRI PHY IP Reset Signals
5.3. GTS CPRI PHY IP TX MII (64b/66b)
5.4. GTS CPRI PHY IP RX MII (64b/66b)
5.5. GTS CPRI PHY IP Status Interface for 64b/66b Line Rate
5.6. GTS CPRI PHY IP TX Interface (8b/10b)
5.7. GTS CPRI PHY IP RX Interface (8b/10b)
5.8. GTS CPRI PHY IP Status Interface for 8b/10b Line Rate
5.9. GTS CPRI PHY IP Serial Interface
5.10. GTS CPRI PHY Reconfiguration Interface
5.11. GTS CPRI PHY IP Dynamic Reconfiguration Local Avalon Memory-Mapped Interface
5.12. GTS CPRI PHY IP Datapath and PMA Avalon Memory-Mapped Interface
4.1. Reset Logic
The GTS CPRI PHY IP has three main reset ports:
- i_tx_rst_n—resets the TX datapath.
- i_rx_rst_n—resets the RX datapath.
- i_reconfig_reset—resets the Avalon® memory-mapped interface connections to PCS + PMA CSRs, and soft IP CSR.
During dynamic reconfiguration, you must keep the IP TX and RX datapaths in reset by asserting the following resets:
- a. i_tx_rst_n
- b. i_rx_rst_n
Do not assert i_reconfig_reset during dynamic reconfiguration.
Program the following registers for the IP according to dynamic reconfiguration target before datapath resets are deasserted:
- tx_cpri_fec_en
- tx_cpri_rate_sel
- rx_cpri_fec_en
- rx_cpri_rate_sel
Figure 8. Reset Block Diagram