GTS CPRI PHY IP User Guide

ID 814577
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1. Reset Logic

The GTS CPRI PHY IP has three main reset ports:
  • i_tx_rst_n—resets the TX datapath.
  • i_rx_rst_n—resets the RX datapath.
  • i_reconfig_reset—resets the Avalon® memory-mapped interface connections to PCS + PMA CSRs, and soft IP CSR.

During dynamic reconfiguration, you must keep the IP TX and RX datapaths in reset by asserting the following resets:

  • a. i_tx_rst_n
  • b. i_rx_rst_n

Do not assert i_reconfig_reset during dynamic reconfiguration.

Program the following registers for the IP according to dynamic reconfiguration target before datapath resets are deasserted:

  • tx_cpri_fec_en
  • tx_cpri_rate_sel
  • rx_cpri_fec_en
  • rx_cpri_rate_sel

Figure 8. Reset Block Diagram