Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/07/2025
Public
Document Table of Contents

1.30. EMAC GMII through FPGA Fabric Revision History

Table 29.  EMAC GMII through FPGA Fabric Revision History
Document Version Changes
2025.07.07
  • Updated Table: Data Rates and Clock Frequency Values at GMII Interface in SGMII Bridge.
  • Updated Clocks:
    • Updated Table: Clocking Specifications
    • Added new Figure: 10M/100M/1G/2.5G/5G/10G (MBASE) Clocking
    • Removed Figure: 10M/100M/1G/2.5G/5G/10G (NBASE) Clocking
    • Removed Figure: 1G/2.5G/10G MGBASE PCS Only Clocking
2025.04.07 Updated and retitled GMII to SGMII+ through Multi-Rate Ethernet PHY Adapter via FPGA IOs to GMII to SGMII+ through Multirate Ethernet PHY adapter via FPGA Transceiver:
2025.01.24
  • Updated Figure: HPS EMAC Interface with the Soft RGMII Adapter System Level Block Diagram in System Integration.
  • Updated HPS GMII to RGMII Adapter Intel® FPGA IP :
    • Updated mentions of "RGMII Output Standard Function Converter" and "RGMII Input Standard Function Converter" blocks to altera_gpio blocks in the Data Path section.
    • Updated the following figures:
      • Figure: HPS GMII-to-RGMII Adapter Intel® FPGA IP Block Diagram
      • Figure: Transmit and Receive Data Path.
    • Removed the following signals from Table: Signal Interfaces:
      • pll_125m_tx_clock
      • locked_pll_250m_tx
      • pll_250m_tx_clock
2024.04.01 Initial release.