Variable Precision DSP Blocks User Guide: Agilex™ 5 FPGAs and SoCs

ID 813968
Date 9/20/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.1.7.1. Dynamic Chainout

Agilex™ 5 devices support CHAINOUT port which can be dynamically disabled or enabled. In this feature, the input register is always enabled for the DISABLE_CHAINOUT signal.
Figure 11. Dynamic Chainout
Table 8.  DISABLE_CHAINOUT Signal Behavior
DISABLE_CHAINOUT Signal Description
Low (0) Chainout = result from output register
High (1) Chainout = 0. Chainin to the next variable precision DSP block is disabled.