1. About the GTS Serial Lite IV IP User Guide: Agilex™ 5 E-Series/D-Series and Agilex™ 3 Devices
2. GTS Serial Lite IV IP Overview
3. Getting Started
4. Functional Description
5. Parameters
6. GTS Serial Lite IV IP Interface Signals
7. Designing with GTS Serial Lite IV IP
8. Document Revision History for the GTS Serial Lite IV IP User Guide
1. About the GTS Serial Lite IV IP User Guide: Agilex™ 5 E-Series/D-Series and Agilex™ 3 Devices
| Updated for: |
|---|
| Intel® Quartus® Prime Design Suite 25.3 |
| IP Version 9.0.0 |
This document describes IP features, architecture description, steps to generate, and guidelines to design the GTS Serial Lite IV IP using the transceivers in Agilex™ 5 E-Series/D-Series and Agilex™ 3 devices.
Intended Audience
This document is intended for the following users:
- Design architects to make IP selection during the system-level design planning phase
- Hardware designers when integrating the IP into their system-level design
- Validation engineers during the system-level simulation and hardware validation phases
Related Documents
For other documents related to the GTS Serial Lite IV IP, refer to the related information.
Acronyms and Glossary
| Acronym | Expansion |
|---|---|
| CW | Control Word |
| RS-FEC | Reed-Solomon Forward Error Correction |
| PMA | Physical Medium Attachment |
| TX | Transmitter |
| RX | Receiver |
| NRZ | Non-return-to-zero |
| PCS | Physical Coding Sublayer |
| MII | Media Independent Interface |
| XGMII | 10 Gigabit Media Independent Interface |
Related Information