1. Agilex™ 5 LVDS SERDES Overview
2. Agilex™ 5 LVDS SERDES Architecture
3. Agilex™ 5 LVDS SERDES Transmitter
4. Agilex™ 5 LVDS SERDES Receiver
5. Agilex™ 5 High-Speed LVDS I/O Implementation Guide
6. Agilex™ 5 LVDS SERDES Timing
7. LVDS SERDES FPGA IP Design Examples
8. Agilex™ 5 LVDS SERDES Design Guidelines
9. Agilex™ 5 LVDS SERDES Troubleshooting Guidelines
10. LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs Archives
11. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs
8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS SERDES Transmitters and Receivers with External PLL
8.6. Sharing LVDS SERDES I/O Lane with Other IPs
2.2. SERDES Blocks, Modes, and Clock Domains
Figure 2. SERDES CircuitryThis figure shows a transmitter and receiver block diagram for the SERDES circuitry with the interface signals of the transmitter and receiver data paths. The figure shows a transmitter and a receiver sharing an I/O PLL as they are in the same sub-bank and using the same I/O PLL resource. In single data rate (SDR) and double data rate (DDR) modes, the data widths are 1 and 2 bits, respectively.
| Data Path | Mode | Block | Clock Domain |
|---|---|---|---|
| Transmitter | TX | Serializer | SERDES clock domain |
| Receiver | DPA-FIFO | DPA | DPA clock domain |
| Synchronizer | DPA-SERDES clock domain crossing | ||
| Bit Slip | SERDES clock domain | ||
| Deserializer | SERDES clock domain | ||
| Non-DPA | DPA | Not used | |
| Synchronizer | Not used | ||
| Bit Slip | SERDES clock domain | ||
| Deserializer | SERDES clock domain | ||
| Soft-CDR | DPA | DPA clock domain | |
| Bit Slip | DPA clock domain | ||
| Deserializer | DPA clock domain |