1. Agilex™ 5 LVDS SERDES Overview
                    
                    
                
                    
                        2. Agilex™ 5 LVDS SERDES Architecture
                    
                    
                
                    
                        3. Agilex™ 5 LVDS SERDES Transmitter
                    
                    
                
                    
                        4. Agilex™ 5 LVDS SERDES Receiver
                    
                    
                
                    
                        5. Agilex™ 5 High-Speed LVDS I/O Implementation Guide
                    
                    
                
                    
                        6. Agilex™ 5 LVDS SERDES Timing
                    
                    
                
                    
                        7. LVDS SERDES FPGA IP Design Examples
                    
                    
                
                    
                        8. Agilex™ 5 LVDS SERDES Design Guidelines
                    
                    
                
                    
                    
                        9. Agilex™ 5 LVDS SERDES Troubleshooting Guidelines
                    
                
                    
                    
                        10. LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs Archives
                    
                
                    
                    
                        11. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs
                    
                
            
        
                        
                        
                            
                            
                                8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
                            
                        
                            
                            
                                8.2. Use High-Speed Clock from PLL to Clock SERDES Only
                            
                        
                            
                                8.3. Pin Placement for Differential Channels
                            
                            
                        
                            
                            
                                8.4. SERDES Pin Pairs for Soft-CDR Mode
                            
                        
                            
                            
                                8.5. Placing LVDS SERDES Transmitters and Receivers with External PLL
                            
                        
                            
                            
                                8.6. Sharing LVDS SERDES I/O Lane with Other IPs
                            
                        
                    
                4.3.1. Non-DPA Mode
The non-DPA mode disables the DPA and synchronizer blocks. The receiver registers the input serial data at the rising edge of the serial fast_clock clock.
  
  The I/O PLL generates the fast_clock clock signal. The fast_clock signal clocks the data realignment and deserializer blocks.
   Figure 18. Receiver Data Path Block Diagram—Non-DPA Mode