1. Agilex™ 5 LVDS SERDES Overview
                    
                    
                
                    
                        2. Agilex™ 5 LVDS SERDES Architecture
                    
                    
                
                    
                        3. Agilex™ 5 LVDS SERDES Transmitter
                    
                    
                
                    
                        4. Agilex™ 5 LVDS SERDES Receiver
                    
                    
                
                    
                        5. Agilex™ 5 High-Speed LVDS I/O Implementation Guide
                    
                    
                
                    
                        6. Agilex™ 5 LVDS SERDES Timing
                    
                    
                
                    
                        7. LVDS SERDES FPGA IP Design Examples
                    
                    
                
                    
                        8. Agilex™ 5 LVDS SERDES Design Guidelines
                    
                    
                
                    
                    
                        9. Agilex™ 5 LVDS SERDES Troubleshooting Guidelines
                    
                
                    
                    
                        10. LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs Archives
                    
                
                    
                    
                        11. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs
                    
                
            
        
                        
                        
                            
                            
                                8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
                            
                        
                            
                            
                                8.2. Use High-Speed Clock from PLL to Clock SERDES Only
                            
                        
                            
                                8.3. Pin Placement for Differential Channels
                            
                            
                        
                            
                            
                                8.4. SERDES Pin Pairs for Soft-CDR Mode
                            
                        
                            
                            
                                8.5. Placing LVDS SERDES Transmitters and Receivers with External PLL
                            
                        
                            
                            
                                8.6. Sharing LVDS SERDES I/O Lane with Other IPs
                            
                        
                    
                2. Agilex™ 5 LVDS SERDES Architecture
Each HSIO bank in  Agilex™ 5 devices consists of two sub-banks. Each sub-bank contains its own VCCIO_PIO, PLL, dynamic phase alignment (DPA), and SERDES circuitry blocks.
  
  You can configure each SERDES channel as a transmitter or a receiver.
| Total Transmitter or Receiver Pairs Per Bank | Channel Mode | Maximum Pairs Per Sub-Bank | |
|---|---|---|---|
| Top Index Sub-Bank | Bottom Index Sub-Bank | ||
| 472 | Transmitter | 24 | 24 | 
| DPA | 24 | 24 | |
| Non-DPA | 24 | 24 | |
| Soft-CDR | 4 | 8 | |
Section Content
Agilex 5 HSIO Banks, SERDES, and DPA Locations
SERDES Blocks, Modes, and Clock Domains
  2 One LVDS SERDES pair is used for the reference clock.