LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs

ID 813929
Date 8/11/2025
Public
Document Table of Contents

11. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs

Document Version Quartus® Prime Version Changes
2025.08.11 25.1.1
  • Updated Placement Restrictions for True Differential and Single-Ended I/O Standards in the Same or Adjacent HSIO Bank.
  • Updated document for latest branding standards.
2025.06.18 25.1
  • Updated the maximum allowed value of the Data rate parameter of the LVDS SERDES IP to 1600 Mbps.
  • Updated the following IP names:
    • "LVDS SERDES Intel® FPGA IP" to "LVDS SERDES FPGA IP".
    • "GPIO Intel® FPGA IP" to "GPIO FPGA IP".
    • "IOPLL Intel® FPGA IP" to "IOPLL FPGA IP".
    • "Reset Release Intel® FPGA IP" to "Reset Release IP".
2024.10.07 24.2 Added new topic: LVDS SERDES Intel® FPGA IP Transmitter Settings.
2024.07.08 24.2
  • Updated the table: Signal Interface between IOPLL and LVDS SERDES IPs.
    • Changed ext_vcoph[7:0] to ext_phout[7:0].
    • Added new signal phout_periph.
  • Updated the tables in topic: IOPLL Parameter Values for External PLL Mode.
    • Changed the parameters value for outclk1.
    • Added VCO Frequency output clock.
    • Removed outclk3 and outclk4.
    • Added new table: Generating Output Clocks Using an IOPLL IP for Transmitter Channel.
  • Updated the figures in topic Connection between IOPLL IP and LVDS SERDES IP in External PLL Mode. Added ext_phout_periph signal in LVDS SERDES Receiver and phout_periph signal in IOPLL Intel® FPGA IP.
2024.04.08 24.1 Initial release.