Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 11/25/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5. Document Revision History for the Hard Processor System Component Reference Manual Agilex™ 5 SoCs

Date Quartus® Prime version Changes
2024.11.25 24.3
  • Added Release Notes section to describe the HPS IP changes.
  • Updated SDRAM topic with the configurations for HPS EMIF IP.
  • Added information on F2H Interface Specifications in HPS FPGA Bridges.
  • Updated Interrupt's FPGA-to-HPS conduit in FPGA-to-HPS.
  • Added information about ACES5-Lite Cache Coherency Translator in FPGA to HPS Subordinate topic.
  • Added note about reinstating the IPs when prompted to upgrade the HPS IP and On-Chip RAM IP in HPS-to-FPGA Bridge (H2F), Lightweight HPS-to-FPGA (LWH2F), and FPGA-to-SDRAM Bridge (F2SDRAM) topics.
  • Added note about the support of F2H simulation in FPGA-to-HPS Bridge (F2H) topic.
  • Removed the HPS EMIF Platform Designer Example Designs section.
  • Updated the following figures;
    • Platform Designer HPS-FPGA Bridges Sub-window
    • Platform Designer: Pin Mux and Peripherals: Auto-Place IP GUI
2024.08.09 24.2
  • Added HPS EMIF Platform Designer Example Designs section.
  • Updated signal names in Table: Enable GP Signals.
  • Updated Figure: Platform Designer MPU Clocks Sub-window.
2024.05.02 24.1 Initial release.