1G/2.5G/5G/10G Multirate Ethernet PHY IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813667
Date 10/24/2025
Public
Document Table of Contents

5.10. GTS Reset Sequencer Signals

Table 27.  GTS Reset Sequencer Signals
Signal Name Direction Width Description PHY Configurations
o_src_rs_req Output 1 Request signal to GTS Reset Sequencer. All
i_src_rs_grant Input 1 Grant signal from GTS Reset Sequencer. All
o_refclk_status_bus_out Output 10 Status signal where the bits indicate:
  • Bit [7:0] — Fail status of refclks
  • Bit [8] — refclks on acknowledgement
  • Bit [9] — Reserved (Available with Enable Clkrx Recovery Logic parameter)
All
i_refclk_cmd_bus_in Input 10
  • Bit [7:0] — On command to re-enable corresponding refclk buffer
  • Bit [9:8] — Reserved (Available with Enable Clkrx Recovery Logic parameter)
All
Note: Refer the section Input Reference Clock Buffer Protection and Connecting Reference Clock Buffer Status to GTS Reset Sequencer IP of the GTS Transceiver PHY User Guide for more details on connectivity and functionality.