Low Latency 40G Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
ID
813652
Date
11/25/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. About the Low Latency 40G Ethernet Intel® FPGA IP
2. Low Latency 40G Ethernet Intel® FPGA IP Parameters
3. Getting Started
4. Functional Description
5. Clocking and Reset Requirements
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Comparison Between Various Low Latency 40G Ethernet Intel® FPGA IPs
9. Document Revision History for the Low Latency 40G Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
6.1. TX MAC Interface to User Logic
6.2. RX MAC Interface to User Logic
6.3. TX PCS Interface to User Logic
6.4. RX PCS Interface to User Logic
6.5. GTS Transceivers Signals
6.6. GTS Transceiver Reconfiguration Signals
6.7. Avalon® Memory-Mapped Management Interface
6.8. Miscellaneous Status and Debug Signals
6.9. Reset Signals
6.10. Clocks
6.11. Flow Control Interface
6.12. GTS Reset Sequencer Intel® FPGA IP
3.7. Testbench
Altera® provides a compilation-only example design and a testbench with most variations of the Low Latency 40G Ethernet Intel® FPGA IP for Agilex™ 5 devices.
To generate the testbench, you must first set the parameter values for the IP variation you intend to generate. If you do not set the parameter values identically, the testbench you generate might not exercise the IP variation you generate. If your IP variation does not meet the criteria for a testbench, the generation process does not create a testbench.