Low Latency 40G Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
ID
813652
Date
11/25/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. About the Low Latency 40G Ethernet Intel® FPGA IP
2. Low Latency 40G Ethernet Intel® FPGA IP Parameters
3. Getting Started
4. Functional Description
5. Clocking and Reset Requirements
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Comparison Between Various Low Latency 40G Ethernet Intel® FPGA IPs
9. Document Revision History for the Low Latency 40G Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
6.1. TX MAC Interface to User Logic
6.2. RX MAC Interface to User Logic
6.3. TX PCS Interface to User Logic
6.4. RX PCS Interface to User Logic
6.5. GTS Transceivers Signals
6.6. GTS Transceiver Reconfiguration Signals
6.7. Avalon® Memory-Mapped Management Interface
6.8. Miscellaneous Status and Debug Signals
6.9. Reset Signals
6.10. Clocks
6.11. Flow Control Interface
6.12. GTS Reset Sequencer Intel® FPGA IP
3.1. Introduction to Intel® FPGA IP
Intel and strategic IP partners offer a broad portfolio of configurable IPs optimized for Intel FPGA devices.
The Quartus® Prime software installation includes the Intel® FPGA IP library. Integrate optimized and verified Intel® FPGA IPs into your design to shorten design cycles and maximize performance. The Quartus® Prime software also supports integration of IPs from other sources. Use the IP Catalog (Tools > IP Catalog) to efficiently parameterize and generate synthesis and simulation files for your custom IP variation. The Intel® FPGA IP library includes the following types of IPs:
Basic Functions | Interface Protocols |
---|---|
Bridges and adapters | Low power functions |
DSP functions | Memory interfaces and controllers |
Intel FPGA Interconnect | Processors and peripherals |
This section provides basic information about parameterizing, generating, upgrading, and simulating stand-alone IPs in the Quartus® Prime software.
Figure 3. Intel® FPGA IP Catalog