Visible to Intel only — GUID: clv1678993613310
Ixiasoft
1. Intel® FPGA AI Suite SoC Design Example User Guide
2. About the SoC Design Example
3. Intel® FPGA AI Suite SoC Design Example Quick Start Tutorial
4. Intel® FPGA AI Suite SoC Design Example Run Process
5. Intel® FPGA AI Suite SoC Design Example Build Process
6. Intel® FPGA AI Suite SoC Design Example Intel® Quartus® Prime System Architecture
7. Intel® FPGA AI Suite Soc Design Example Software Components
8. Streaming-to-Memory (S2M) Streaming Demonstration
A. Intel® FPGA AI Suite SoC Design Example User Guide Archives
B. Intel® FPGA AI Suite SoC Design Example User Guide Document Revision History
3.1. Initial Setup
3.2. Initializing a Work Directory
3.3. (Optional) Create an SD Card Image (.wic)
3.4. Writing the SD Card Image (.wic) to an SD Card
3.5. Preparing SoC FPGA Development Kits for the Intel® FPGA AI Suite SoC Design Example
3.6. Adding Compiled Graphs (AOT files) to the SD Card
3.7. Verifying FPGA Device Drivers
3.8. Running the Demonstration Applications
3.5.1.1. Confirming Intel Agilex® 7 FPGA I-Series Transceiver-SoC Development Kit Board Set Up
3.5.1.2. Programming the Intel Agilex® 7FPGA Device with the JTAG Indirect Configuration (.jic) File
3.5.1.3. Connecting the Intel Agilex® 7 FPGA I-Series Transceiver-SoC Development Kit to the Host Development System
7.1.1. Yocto Recipe: recipes-core/images/coredla-image.bb
7.1.2. Yocto Recipe: recipes-bsp/u-boot/u-boot-socfpga_%.bbapend
7.1.3. Yocto Recipe: recipes-drivers/msgdma-userio/msgdma-userio.bb
7.1.4. Yocto Recipe: recipes-drivers/uio-devices/uio-devices.bb
7.1.5. Yocto Recipe: recipes-kernel/linux/linux-socfpga-lts_5.15.bbappend
7.1.6. Yocto Recipe: wic
Visible to Intel only — GUID: clv1678993613310
Ixiasoft
5.1.3.1. The create_project.bash Script
The create_project.bash script has two command line options:
create_project.bash <arch> <ip_path>
The arguments must be placed in order.
- The <arch> option provides the architecture to be selected when building the SoC Example Design. Use the architecture file that was used as a command option in dla_build_example_design.py command.
The <arch> value to specify is extracted from the architecture file name:
Architecture File Name Command Line Option AGX7_Performance.arch AGX7_Performance_AGX7 AGX7_FP16_SoftMax.arch AGX_FP16_SoftMax_AGX7 A10_Performance.arch A10_Performance_A10 A10_FP16_SoftMax.arch A10_FP16_SoftMax_A10 -
The <ip_path> option provides a full path to the Intel® FPGA AI Suite IP
This script deletes the old output products, cleans the Platform Designer system, and resets the project.