Nios® V Processor Software Developer Handbook

ID 743810
Date 4/07/2025
Public

Visible to Intel only — GUID: sun1640824657981

Ixiasoft

Document Table of Contents

1.3.3. Ashling* RiscFree* IDE for Altera FPGAs

The Ashling* RiscFree* IDE for Altera FPGAs provides an integrated development environment (IDE) to build, load, and debug applications running on Nios® V processor. Follow these steps to use the tool:
  1. Configure your Nios® V processor BSP package using the BSP Editor.
  2. Create a Nios® V processor BSP and application project.
  3. Import the Nios® V processor BSP and application project into Ashling* RiscFree* IDE for Altera FPGAs.
Note: Before importing the project to Ashling* RiscFree* IDE for Altera FPGAs, you need the generated BSP package and application package.