Triple-Speed Ethernet Intel Agilex FPGA IP Design Example User Guide
ID
741330
Date
12/09/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.3.2. Clock and Reset Signals
| Signal | Direction | Width | Description |
|---|---|---|---|
| ref_clk | Input | 1 | Drives register access reference clock and MAC FIFO status interface clock. Set the clock to 100 MHz. |
| iopll_refclk | Input | 1 | 125 MHz reference clock for the 1.25 Gbps serial LVDS I/O interface. |