Symmetric Cryptographic Intel FPGA Hard IP User Guide

ID 714305
Date 12/19/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.14. Cryptographic Packet Error Log 2 Register

Table 70.   pacerr_log2 Register
Offset 0x48
Addressing Mode 32-bits
Description Cryptographic Packet Error Log 2 Register. Specifies the IPsec and MAC sec packet processing errors. These bits are sticky until the clear_error_register or clear_all_status_register assert.
Table 71.   pacerr_log2 Field Description
Bit Name Type Reset Description
31 Reserved
30:26 RO 0x0 Indicates the IPsec packet processing errors:
  • [30]: Invalid SM4 request
  • [29]: Invalid AES request
  • [28]: Missing key
  • [27]: Missing SOP
  • [26]: Missing EOP
25:16 RO 0x0 Indicates the MACsec cryptographic ICA errors:
  • [25]: Invalid CTS request
  • [24]: Invalid SM4 request
  • [23]: Invalid XTS request
  • [22]: GCM CTR counter overflow
  • [21]: Invalid CTS request
  • [20]: Key RAM UECC
  • [19]: Stream RAM UECC
  • [18]: Missing EOP
  • [17]: Missing SOP
  • [16]: Invalid attempt to load Tweak/IV
15 Reserved
14:10 RO 0x0 Indicates the MACsec packet processing errors:
  • [14]: Invalid SM4 request
  • [13]: Invalid AES request
  • [12]: Missing key
  • [11]: Missing SOP
  • [10]: Missing EOP
9:0 RO 0x0 Indicates the MACsec cryptographic ICA errors:
  • [9]: Invalid CTS request
  • [8]: Invalid SM4 request
  • [7]: Invalid XTS request
  • [6]: GCM CTR counter overflow
  • [5]: Invalid CTS request
  • [4]: Key RAM UECC
  • [3]: Stream RAM UECC
  • [2]: Missing EOP
  • [1]: Missing SOP
  • [0]: Invalid attempt to load Tweak/IV