F-Tile CPRI PHY Multirate Intel® FPGA IP User Guide

ID 710578
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.13. Status Interface for Tunnel Line Rate

No status port for the tunnel line rate.

Note: Status Interface for 64B/66B line rate in the table below is not applicable in tunneling mode.
Table 19.  Status Interface for 64B/66B Line Rate
Port Name Width (Bits) Domain Description
o_rx_pcs_ready 1 async

Asserted when the corresponding RX Datapath is ready to receive data; deasserts if i_rx_rst_n is asserted.

o_rx_block_lock 1 async Asserted when the 66b block alignment is finished.
o_rx_hi_ber 1 async Indicates the RX PCS Hi BER state (calculated according to IEEE 802.3 Figure 82-15.
o_tx_hip_ready 1 async Asserted after i_tx_rst_n to indicate that IP has finished all of its internal initialization activities and is ready to accept reconfig transaction, and the TX Datapath is ready to send data.