AN 942: Signal Tap Tutorial with Design Block Reuse: for Intel® Agilex™ F-Series FPGA Development Board

ID 709306
Date 12/10/2021
Public

Visible to Intel only — GUID: wpp1522865329422

Ixiasoft

Document Table of Contents

2.8. Step 8: Verifying Hardware with Signal Tap

  1. In the Signal Tap window, click File > Open, and open stp_core_partition_reuse.stp.
  2. Ensure that the development kit is powered ON and connected to the machine from which you open the Signal Tap logic analyzer.
  3. In the JTAG Chain Configuration tab, set up the JTAG connection to the board by clicking Setup and then selecting the USB-BlasterII under Hardware.

    The device populates automatically.

    Figure 20. JTAG Scan Configuration
    The Instance Manager window shows Ready to acquire.
    Figure 21. Instance Manager
  4. To set the trigger condition, select count_int[24], right-click the column under Trigger Conditions, and set to Falling Edge.
  5. Run analysis by clicking Processing > Run Analysis.
    When the analysis finishes, the Waveform tab shows the captured data.