F-tile Architecture and PMA and FEC Direct PHY IP User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: yig1630708075271
Ixiasoft
Visible to Intel only — GUID: yig1630708075271
Ixiasoft
3.6.5. FGT Core PLL Mode
You can configure the TX FGT PLL in core PLL mode to use as a clock source for the FPGA. You cannot use the PMA (both TX and RX) for normal operation, when you use the FGT PLL in core PLL mode.
- Select the TX simplex PMA mode.
- Specify the PMA data rate.
- Select the TX FGT PLL reference clock frequency.
- Enable TX user clock 1 or 2.
- Specify TX user clock divide by value.
You must select tx_clkout clock source as user clock 1 or 2. The calculated output frequency is shown in the frequency of the tx_clkout parameter.
- Select the TX simplex PMA mode and specify the data rate as 1250Mbps.
- Select TX FGT PLL reference clock frequency as 100MHz.
- Enable TX user clock 1 and specify TX user clock divide by value to 50.
- Select tx_clkout clock source as user clock 1 and you can see the calculated 200MHz output frequency in the tx_clkout parameter.