SDI II Intel® Cyclone 10 GX FPGA IP Design Example User Guide

ID 683815
Date 12/12/2022
Public

2.7. Hardware Setup

To run the hardware test for parallel loopback designs, connect an SDI video generator to the receiver input pin.

  • Connect an external video analyzer to the TX instance to verify full functionality.
  • To validate if the RX core locks to the signal and receives the video data correctly, use the on-board LEDs that display the RX status.

To run the hardware test for serial loopback designs, connect the transmitter output pin directly to the receiver input pin.

  • To validate if the RX core locks to the signal and receives the video data correctly, use the on-board LEDs that display the RX status.
  • You may also connect an SDI signal analyzer to the transmitter output pin to view the generated image.
Table 20.  On-board User LED Functions
SW8 ON/OFF Function
ON D21, D20, and D19 indicate the receiver video standard:
  • 000: SD-SDI
  • 001: HD-SDI
  • 010: 3G Level B 10-bit Multiplex
  • 011: 3G Level A 10-bit Multiplex
  • 100: 6G 10-bit Multiplex Type 2
  • 101: 6G 10-bit Multiplex Type 1
  • 110: 12G 10-bit Multiplex Type 2
  • 111: 12G10-bit Multiplex Type 1
OFF
  • D21: Illuminates when align_locked asserts
  • D20: Illuminates when trs_locked asserts
  • D19: Illuminates when frame_locked asserts