DSP Builder for Intel® FPGAs (Advanced Blockset): Handbook

ID 683337
Date 10/02/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

9.1.3. ALU Folding Simulation Rate

In the ALU folding parameters, you can specify Data rate or Clock rate for Simulation rate. the Simulation rate only controls the simulink simulation; the hardware is identical.

Date rate simulation offers the following features:

  • Simulates faster.
  • Simulates original unfolded model.
  • Each Simulink sample represents a data sample.
  • Generates automatic ModelSim testbench (if turned on in the Control block).

Clock rate simulation offers:

  • Simulink sample rates identical to the clock rate.
  • Simulation matches the hardware interface.
  • Modelling of clock level timings and jitter in the data inputs.

Data Rate

Figure 95. Single Channel Data Rate Simulation with no Register Outputs
Figure 96. Multichannel Data Rate Simulation with no Register OutputsThe Simulink sample time is a third of the data sample period

Clock Rate

Figure 97. Single Channel Clock Rate Simulation with no Register Outputs
Figure 98. Single Channel Clock Rate Simulation with Register Outputs
Figure 99. Multichannel Clock Rate Simulation with no Register Outputs
Figure 100. Multichannel Clock Rate Simulation with Register Outputs