F-Tile CPRI PHY Intel® FPGA IP Design Example User Guide
ID
683281
Date
10/02/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1.1. Hardware and Software Requirements
1.2. Generating the Design
1.3. Directory Structure
1.4. Simulating the Design Example Testbench
1.5. Compiling the Compilation-Only Project
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the Hardware Design Example
1.8. Transceiver Toolkit
2.2.6. IOPLL
The IOPLL Intel FPGA IP generates a 250 MHz clock from a 100 MHz reference clock. The 250 MHz clock is the sampling clock (sampling_clk) for the deterministic latency measurement. For more information, refer to IOPLL Intel FPGA IP Core.