O-RAN Intel® FPGA IP Design Example User Guide

ID 683218
Date 9/14/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

5. Document Revision History for the O-RAN Intel® FPGA IP Design Example User Guide

Document Version Intel® Quartus® Prime Version IP Version Changes
2021.09.14 21.2 1.5.1
  • Added new Number of channels parameter.
  • Added new System Console Printout figures.
  • Changed block diagram
  • Changed clk_ref description
  • Replaced Test generator and verifier Avalon memory-mapped register table
2021.06.30 21.1 1.4.0 Added support for Intel Agilex 10 devices.
2020.11.30 20.3 1.1.0 Initial release.