Visible to Intel only — GUID: iga1401395568335
Ixiasoft
Visible to Intel only — GUID: iga1401395568335
Ixiasoft
3.4. Register Description
32-Bit Word Offset | Name | Access | Reset | Description |
---|---|---|---|---|
0 | fill_level | R | 0 | 24-bit FIFO fill level. Bits 24 to 31 are unused. |
1 | Reserved | — | — | Reserved for future use. |
2 | almost_full_threshold | RW | FIFO depth–1 | Set this register to a value that indicates the FIFO buffer is getting full. |
3 | almost_empty_threshold | RW | 0 | Set this register to a value that indicates the FIFO buffer is getting empty. |
4 | cut_through_threshold | RW | 0 | 0—Enables store and forward mode.
>0—Enables cut-through mode and specifies the minimum of entries in the FIFO buffer before the valid signal on the Avalon® -ST source interface is asserted. Once the FIFO core starts sending the data to the downstream component, it continues to do so until the end of the packet. This register applies only when the Use store and forward parameter is turned on. |
5 | drop_on_error | RW | 0 | 0—Disables drop-on error.
1—Enables drop-on error. This register applies only when the Use packet and Use store and forward parameters are turned on. |
The in_csr and out_csr interfaces in the Avalon® -ST Dual Clock FIFO core reports the FIFO fill level. The table below describes the fill level.
32-Bit Word Offset | Name | Access | Reset Value | Description |
---|---|---|---|---|
0 | fill_level | R | 0 | 24-bit FIFO fill level. Bits 24 to 31 are unused. |