Visible to Intel only — GUID: iga1463598449995
Ixiasoft
Visible to Intel only — GUID: iga1463598449995
Ixiasoft
48.4. Instantiating the Core in Platform Designer
Use the IP Catalog in Platform Designer to find the Avalon® -MM DDR Memory Half-Rate Bridge core. In the parameter editor window you can specify the core’s configuration. The table below describes the parameters that can be configured for the Avalon® -MM Half-Rate Bridge core.
Parameters | Allowed Values | Default Value | Description |
---|---|---|---|
Data Width | 8, 16, 32, 64, 128, 256, 512 | 16 | The width of the data signal in the host interface. |
Address Width | 1-32 | 24 | The width of the address signal in the host interface. |
The table below describes the parameters that are derived based on the Data Width and Address Width settings for the Avalon® -MM DDR Memory Half-Rate Bridge core.
Parameter | Default Value | Description |
---|---|---|
Host interface’s Byte Enable Width | 2 | The width of the byte-enable signal in the host interface. |
Agent interface’s Data Width | 32 | The width of the data signal in the agent interface. |
Agent interface’s Address Width | 22 | The width of the address signal in the agent interface. |
Agent interface’s Byte Enable Width | 4 | The width of the byte-enable signal in the agent interface. |