DisplayPort Intel® Arria 10 FPGA IP Design Example User Guide
ID
683050
Date
11/12/2021
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. DisplayPort Intel® FPGA IP Design Example Quick Start Guide
2. Parallel Loopback Design Examples
3. HDCP Over DisplayPort Design Example for Intel® Arria® 10 Devices
4. DisplayPort Intel® Arria® 10 FPGA IP Design Example User Guide Archives
5. Revision History for DisplayPort Intel® Arria® 10 FPGA IP Design Example User Guide
2.1. Intel® Arria® 10 DisplayPort SST Parallel Loopback Design Features
2.2. Intel® Arria® 10 DisplayPort MST Parallel Loopback Design Features
2.3. Enabling Adaptive Sync Support
2.4. Creating RX-Only or TX-Only Designs
2.5. Design Components
2.6. Clocking Scheme
2.7. Interface Signals and Parameters
2.8. Hardware Setup
2.9. Simulation Testbench
2.10. DisplayPort Transceiver Reconfiguration Flow
2.11. Transceiver Lane Configurations
2. Parallel Loopback Design Examples
The DisplayPort Intel® FPGA IP design examples demonstrate parallel loopback from DisplayPort RX instance to DisplayPort TX instance with or without a Pixel Clock Recovery (PCR) module.
Design Example | Designation | Data Rate | Channel Mode | Loopback Type |
---|---|---|---|---|
DisplayPort SST parallel loopback with PCR | DisplayPort SST | HBR3, HBR2, HBR, and RBR | Simplex | Parallel with PCR |
DisplayPort SST parallel loopback without PCR | DisplayPort SST | HBR3, HBR2, HBR, and RBR | Simplex | Parallel without PCR |
DisplayPort MST parallel loopback with PCR | DisplayPort MST | HBR3, HBR2, HBR, and RBR | Simplex | Parallel with PCR |
DisplayPort MST parallel loopback without PCR | DisplayPort MST | HBR3, HBR2, HBR, and RBR | Simplex | Parallel without PCR |
Note: DisplayPort SST parallel loopback without PCR design example and support for HBR3 are available only in the Intel® Quartus® Prime Pro Edition software.
- Intel Arria 10 DisplayPort SST Parallel Loopback Design Features
- Intel Arria 10 DisplayPort MST Parallel Loopback Design Features
- Enabling Adaptive Sync Support
- Creating RX-Only or TX-Only Designs
- Design Components
- Clocking Scheme
- Interface Signals and Parameters
- Hardware Setup
- Simulation Testbench
- DisplayPort Transceiver Reconfiguration Flow
- Transceiver Lane Configurations