DisplayPort Intel® Arria 10 FPGA IP Design Example User Guide

ID 683050
Date 11/12/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2. Parallel Loopback Design Examples

The DisplayPort Intel® FPGA IP design examples demonstrate parallel loopback from DisplayPort RX instance to DisplayPort TX instance with or without a Pixel Clock Recovery (PCR) module.
Table 7.   DisplayPort Intel® FPGA IP Design Example for Intel® Arria® 10 Devices
Design Example Designation Data Rate Channel Mode Loopback Type
DisplayPort SST parallel loopback with PCR DisplayPort SST HBR3, HBR2, HBR, and RBR Simplex Parallel with PCR
DisplayPort SST parallel loopback without PCR DisplayPort SST HBR3, HBR2, HBR, and RBR Simplex Parallel without PCR
DisplayPort MST parallel loopback with PCR DisplayPort MST HBR3, HBR2, HBR, and RBR Simplex Parallel with PCR
DisplayPort MST parallel loopback without PCR DisplayPort MST HBR3, HBR2, HBR, and RBR Simplex Parallel without PCR
Note: DisplayPort SST parallel loopback without PCR design example and support for HBR3 are available only in the Intel® Quartus® Prime Pro Edition software.