General-Purpose I/O User Guide: Agilex™ 3 FPGAs and SoCs

ID 847266
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.5. GPIO FPGA IP Architecture

The GPIO IP supports the I/O components and features of the Agilex™ 3 devices. You can use the Quartus® Prime parameter editor to configure the GPIO IP.

Components of the GPIO IP:

  • Double data rate input/output (DDIO)—doubles the data-rate of a communication channel
  • Delay chains—configure the delay chains to perform specific delay and assist in I/O timing closure
  • I/O buffers—connect the pads to the FPGA