DisplayPort IP Design Example User Guide: Agilex™ 5 FPGAs

ID 823560
Date 8/15/2025
Public
Document Table of Contents

3.1. Features

The DisplayPort SST parallel loopback without PCR design example includes the following features:
  • Supports RBR, HBR1, HBR2, HBR3, UHBR10, and UHBR13.5 Link Rates
  • Supports DisplayPort version 1.4 and 2.1
  • Supports 1,2 and 4 lanes
  • Supports System PLL or PMA Direct Transceiver modes
  • Provides a sink to source loop through demonstration
  • Instantiates sink and source capabilities
  • Instantiates a Nios V processor for link management