1. GTS SDI II IP Quick Reference
2. GTS SDI II IP Overview
3. GTS SDI II IP Core Getting Started
4. GTS SDI II IP Parameters
5. GTS SDI II IP Core Functional Description
6. GTS SDI II IP Core Signals
7. GTS SDI II IP Core Design Considerations
8. Design Limitations and Known Issues
9. GTS SDI II IP Core Testbench and Design Examples
10. Document Revision History for the GTS SDI II IP User Guide
5.3.1. Insert Line
5.3.2. Insert/Check CRC
5.3.3. Insert Payload ID
5.3.4. Match TRS
5.3.5. Scrambler
5.3.6. TX Sample
5.3.7. Clock Enable Generator
5.3.8. RX Sample
5.3.9. Detect Video Standard
5.3.10. Detect 1 and 1/1.001 Rates
5.3.11. Transceiver Controller
5.3.12. Descrambler
5.3.13. TRS Aligner
5.3.14. 3Gb Demux
5.3.15. Extract Line
5.3.16. Extract Payload ID
5.3.17. Detect Format
5.3.18. Sync Streams
5.3.19. Convert SD Bits
5.3.20. Insert Sync Bits
5.3.21. Remove Sync Bits
7.2. HSSI Support Logic Assignment Editor
For designs with supported HSSI Support Logic Generation targeting Agilex™ 3 and Agilex™ 5 FPGAs only, the HSSI Support Logic Assignment Editor in the Quartus® Prime software allows you to create and view dual simplex and dynamic reconfiguration logical assignments according to your channel arrangement. After defining dual simplex or dynamic reconfiguration groups in the HSSI Support Logic Assignment Editor, you run the HSSI Support Logic Generation stage of the Compiler to generate the dual simplex or dynamic reconfiguration group for synthesis.