GTS AXI Streaming IP for PCI Express* Design Example User Guide
ID
817713
Date
8/04/2025
Public
A.1.1. ebfm_barwr Procedure
A.1.2. ebfm_barwr_imm Procedure
A.1.3. ebfm_barrd_wait Procedure
A.1.4. ebfm_barrd_nowt Procedure
A.1.5. ebfm_cfgwr_imm_wait Procedure
A.1.6. ebfm_cfgwr_imm_nowt Procedure
A.1.7. ebfm_cfgrd_wait Procedure
A.1.8. ebfm_cfgrd_nowt Procedure
A.1.9. BFM Configuration Procedures
A.1.10. BFM Shared Memory Access Procedures
A.1.11. BFM Log and Message Procedures
A.1.12. Verilog HDL Formatting Functions
2. Quick Start Guide
Using Quartus® Prime software, you can generate a Programmed I/O (PIO) or a performance design example for the GTS AXI Streaming IP for PCI Express* . The generated design example reflects the parameters that you specify. The PIO example transfers data from a host processor to a target device, whereas the performance design example showcases the performance of the GTS AXI Streaming IP.
The design example automatically creates the files necessary to simulate and compile in the Quartus® Prime software. You can download the compiled design to your FPGA development board.
To download to custom hardware, update the Quartus® Prime Settings File (.qsf) with the correct pin assignments.
Figure 7. Development Steps for the Design Example