A newer version of this document is available. Customers should click here to go to the newest version.
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
3.3.5.3. PMA Configuration Rules for DisplayPort Mode
You can implement the DisplayPort mode by using the following configuration settings in the GTS PMA/FEC Direct PHY Intel FPGA IP:
Parameter | Values |
---|---|
Common Datapath Options | |
PMA configuration rules | DisplayPort |
Number of PMA lanes | 1, 2, or 4 |
Datapath clocking mode | PMA or System PLL clocking |
System PLL frequency (optional) | 700 MHz
Note: DisplayPort configuration rule supports both System PLL and PMA clocking mode. If you select PMA clocking mode, this setting is not required.
|
PMA mode | Duplex, TX Simplex, or RX Simplex |
PMA data rate | 10000 Mbps
Note: The current Quartus® Prime Pro Edition software release only supports 10,000 Mbps.
|
PMA width | 32 |
TX Datapath Options | |
TX PLL reference clock | 150 MHz |
RX Datapath Options | |
RX CDR reference clock frequency | 150 MHz |
You can implement the DisplayPort configuration as shown above using the GTS PMA/FEC Direct PHY Intel FPGA IP and combine it with the GTS DisplayPort PHY Altera FPGA IP, which offers the upper layer protocol implementation, for a complete solution of the DisplayPort protocol. Refer to the GTS DisplayPort PHY Altera FPGA IP User Guide for more details.
The DisplayPort selection also enables you to implement the dual simplex mode for the GTS PMA/FEC Direct PHY Intel FPGA IP. Refer to the GTS Transceiver Dual Simplex Interfaces User Guide for details on how to implement the dual simplex mode.