A newer version of this document is available. Customers should click here to go to the newest version.
1. Agilex™ 5 LVDS SERDES Overview
2. Agilex™ 5 LVDS SERDES Architecture
3. Agilex™ 5 LVDS SERDES Transmitter
4. Agilex™ 5 LVDS SERDES Receiver
5. Agilex™ 5 High-Speed LVDS I/O Implementation Guide
6. Agilex™ 5 LVDS SERDES Timing
7. LVDS SERDES FPGA IP Design Examples
8. Agilex™ 5 LVDS SERDES Design Guidelines
9. Agilex™ 5 LVDS SERDES Troubleshooting Guidelines
10. LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs Archives
11. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs
8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS SERDES Transmitters and Receivers with External PLL
8.6. Sharing LVDS SERDES I/O Lane with Other IPs
5.1.6.1. LVDS SERDES FPGA IP General Settings
Parameter | Value | Description |
---|---|---|
Number of RX channels |
|
Specifies the number of receiver channels in the interface. Default is 1. Place the refclk pin on the same I/O bank as the receiver. |
Number of TX channels | 0 to 47 | Specifies the number of transmitter channels in the interface. Place the refclk pin on the same I/O bank as the transmitter. |
RX functional mode |
|
Specifies the functional mode of the receiver interface. Default is RX Non-DPA. These options are not available if Number of RX channels is 0. |
Data rate | 600.0 to 1600.0 |
Specifies the data rate (in Mbps) of a single serial channel. Default is 800.0. |
SERDES factor |
|
Select the rate of serialization and deserialization for the LVDS SERDES interface. Default is 4.
Note: Serialization factor of 8 is available only in Agilex™ 5 FPGAs production devices.
|
I/O Standard |
|
Select the I/O standard of the LVDS SERDES interface. |