A newer version of this document is available. Customers should click here to go to the newest version.
1. Agilex™ 5 LVDS SERDES Overview
2. Agilex™ 5 LVDS SERDES Architecture
3. Agilex™ 5 LVDS SERDES Transmitter
4. Agilex™ 5 LVDS SERDES Receiver
5. Agilex™ 5 High-Speed LVDS I/O Implementation Guide
6. Agilex™ 5 LVDS SERDES Timing
7. LVDS SERDES FPGA IP Design Examples
8. Agilex™ 5 LVDS SERDES Design Guidelines
9. Agilex™ 5 LVDS SERDES Troubleshooting Guidelines
10. LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs Archives
11. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs
8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS SERDES Transmitters and Receivers with External PLL
8.6. Sharing LVDS SERDES I/O Lane with Other IPs
5.1.6.3. LVDS SERDES FPGA IP PLL Settings
Parameter | Value | Description |
---|---|---|
Use external PLL |
|
Turn on to use an external PLL:
Default is Off. This option allows you to access all of the available clocks from the PLL and use advanced PLL features such as clock switchover, bandwidth presets, dynamic phase stepping, and dynamic reconfiguration. |
Desired inclock frequency | — | Specifies the inclock frequency in MHz. Default is 100.0. |
Actual inclock frequency | — | Displays the closest inclock frequency to the desired frequency that can source the interface. The displayed value changes according to the Desired inclock frequency parameter value. |
FPGA/PLL speed grade | — | Displays the FPGA/PLL speed grade, which determines the operation range of the PLL. The displayed value is based on the device selected in your project. |
Related Information