Triple-Speed Ethernet IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813899
Date 8/04/2025
Public
Document Table of Contents

4.2.3.2. Clock Signals

Table 27.  Clock Signals
Signal Direction Width Description
csr_clk Input 1 Drives register access reference clock. Set the clock to 100 MHz.
iopll_refclk Input 1 125 MHz reference clock.