Triple-Speed Ethernet IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
813899
Date
10/24/2025
Public
1. 10/100/1000 Ethernet MAC Design Example with 1000BASE-X/SGMII 2XTBI PCS with GTS Transceiver
2. 10/100/1000 Multiport Ethernet MAC Design Example with 1000BASE-X/SGMII PCS and Embedded PMA (LVDS)
3. 10/100/1000 Ethernet MAC without Internal FIFO Buffers with 1000BASE-X/SGMII 2XTBI PCS and Embedded PMA Signals (GTS) with IEEE 1588v2
4. 10/100/1000 Ethernet MAC without Internal FIFO Buffers with 1000BASE-X/SGMII TBI PCS and Embedded PMA Signals (LVDS I/O) with IEEE 1588v2
5. Triple-Speed Ethernet IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs Archives
6. Document Revision History for the Triple-Speed Ethernet IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
2.2.3. Functional Description
Figure 14. 10/100/1000Mb Ethernet MAC with 1000BASE-X/ SGMI PCS
Note:
- For Multiport Ethernet MAC configuration with 1000BASE-X/SGMII PCS and LVDS SERDES, the design supports up to 4 channels. In this case, four MAC ports are available: Port 0, Port 1, Port 2, and Port 3.
- For Single Port Ethernet MAC configuration with 1000BASE-X/SGMII PCS and LVDS SERDES, only one MAC port (Port 0) is available.
- The connections between the TSE MAC and the IOPLL are port-based and vary depending on the Number of ports parameter.