Triple-Speed Ethernet Intel® FPGA IP Design Example User Guide: Agilex 3™ and Agilex™ 5 FPGAs and SoCs

ID 813899
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.1. Quick Start Guide

The Triple-Speed Ethernet Intel® FPGA IP for Agilex™ 5 provides the capability of generating design examples for selected configurations, which allows you to:

  • Compile the design to get an estimate of the IP area usage and timing.
  • Simulate the design to verify the IP functionality through simulation.
  • Test the design on the hardware using the Agilex™ 5 FPGA E-Series 065B Premium Development Kit (ES1).

When you generate a design example, the parameter editor automatically creates the files necessary to simulate, compile, and test the design in hardware.

Note: Hardware support for Agilex™ 3 devices is currently not available in the Quartus® Prime Pro Edition software.
Figure 1. Development Stages for the Design Example