Configuration via Protocol (CvP) Implementation User Guide: Agilex™ 5 FPGAs and SoCs

ID 813775
Date 1/23/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

2.1. Configuration Images

In CvP, you split your bitstream into two images: periphery image and core image.

You use the Quartus® Prime Pro Edition software to generate the images:
  • Periphery image (*.periph.jic) — contains only CvP PCIe core. The entire periphery image is static and cannot be reconfigured. The size of the peripheral image varies across different Quartus® Prime versions but it does not exceed the recommended QSPI flash size for periphery image (128 Mb).
  • Core image (*.core.rbf) — contains the entire device except the CvP PCIe core. The maximum size of the *.core.rbf file does not exceed the configuration bit stream size for the FPGA configuration stipulated in device datasheet.