Configuration via Protocol (CvP) Implementation User Guide: Agilex™ 5 FPGAs and SoCs
ID
813775
Date
1/23/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization using the Supported PCIe Tile in Agilex™ 5 FPGAs
7. Document Revision History for the Configuration via Protocol (CvP) Implementation User Guide: Agilex™ 5 FPGAs and SoCs
2.3. Compression Features
Data Compression
The Quartus® Prime Pro Edition software compresses all Agilex™ 5 device bitstreams to reduce the storage requirement and increase bitstream processing speed. The periphery and core images are both compressed.