Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 11/10/2025
Public
Document Table of Contents

3.2.4.2. Synopsys* VCS Example

Follow these steps to run the example design in the VCS simulation environment.
  1. Run cd <path>/EXAMPLE/intel_agilex_5_soc_0_example_design/sim/ command.
  2. Set up your developer environment with the proper simulator resources.
  3. Use sh hps_example_design_tb_run_vcs.sh command.
  4. Go to ./ed_sim/sim/synopsys/vcsmx/transcript directory to view your results files.

    An example of test summary is provided below.

    # @11970.000ns*********************************************
    # @11970.000ns************** TEST SUMMARY *****************
    # @11970.000ns*********************************************
    # HPS2FPGA Test -- PASS
    # LWHPS2FPGA Test -- PASS
    # F2SDRAM Test -- PASS
    # FPGA2HPS Test -- PASS
    # HPS Example Design Simulation passed!
    # 
    # @11970.000ns**************** END OF TEST ****************
    # 
    # ** Note: $finish    : ../../../hps_example_design_tb.sv(1076)
    #    Time: 11970 ns  Iteration: 1  Instance: /hps_example_design_tb
    # 1
    # Break in Module hps_example_design_tb at ../../../hps_example_design_tb.sv line 1076