Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 11/10/2025
Public
Document Table of Contents

2.3.9. Debugging with the External Memory Interface Debug Toolkit

The HPS EMIF controller supports the External Memory Interface Debug Toolkit. Follow the instructions below to create a design that instantiates the FPGA memory controller based on the parameters for the HPS memory interface, and route it to the same I/O that the HPS EMIF uses.
  1. Select the HPS EMIF IP within the Platform Designer (Standard) project.
  2. Click Dive Into Packaged Subsystem in the External Memory Interfaces for HPS window.
    Figure 24. Dive Into Packaged Subsystem
  3. In the new window, click the EMIF IP inside of the packaged IP window to view the Memory Device parameters on the right panel.
  4. Click Generate Example Design button.
    Figure 25. Generate Example Design
  5. Enter the desired directory for the compiled design.
    Figure 26. Select Example Design Directory
  6. The example design is completed successfully when you see the following window.
    Figure 27. Example Design Completed
    Note: The generated example design will only contain 1 fabric-EMIF if the HPS-EMIF is composed out of 2 fabric-EMIFs. Generating the example design turns on the Use Debug Toolkit option.
  7. Save and exit the Dive Into Packaged Subsystem window.