Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
ID
813752
Date
11/10/2025
Public
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
2.3.1. Configurations for HPS IP
2.3.2. Configurations for HPS EMIF IP
2.3.3. Graphical Connections of HPS to HPS-EMIF
2.3.4. Configuration when using ECC
2.3.5. Configuration of HPS EMIF Calibration Settings
2.3.6. Supported Memory Protocols Among Device Families
2.3.7. IO96 Bank and Lane Usage for HPS EMIF
2.3.8. Quartus Report of I/O Bank Usage
2.3.9. Debugging with the External Memory Interface Debug Toolkit
2.3.9. Debugging with the External Memory Interface Debug Toolkit
The HPS EMIF controller supports the External Memory Interface Debug Toolkit. Follow the instructions below to create a design that instantiates the FPGA memory controller based on the parameters for the HPS memory interface, and route it to the same I/O that the HPS EMIF uses.
- Select the HPS EMIF IP within the Platform Designer (Standard) project.
- Click Dive Into Packaged Subsystem in the External Memory Interfaces for HPS window.
Figure 24. Dive Into Packaged Subsystem
- In the new window, click the EMIF IP inside of the packaged IP window to view the Memory Device parameters on the right panel.
- Click Generate Example Design button.
Figure 25. Generate Example Design
- Enter the desired directory for the compiled design.
Figure 26. Select Example Design Directory
- The example design is completed successfully when you see the following window.
Figure 27. Example Design CompletedNote: The generated example design will only contain 1 fabric-EMIF if the HPS-EMIF is composed out of 2 fabric-EMIFs. Generating the example design turns on the Use Debug Toolkit option.
- Save and exit the Dive Into Packaged Subsystem window.
Related Information