Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 11/10/2025
Public
Document Table of Contents

1.1.1. HPS IP 11.1.0

Table 1.  v11.1.0 2025.09.29
Quartus® Prime Version Description Impact
25.3
  • Enable synthesis generation for HPS Example Design, including Test Engine IP options for use on F2H and F2SDRAM.
  • Added several RTL tie-off generation for unused inputs, but omit tieoffs for hardened or unmapped ports which cannot be driven to GND or VCC.
  • Updated default PLL clock configurations for speed grades 1, 2, and 3 devices.
  • Added virtual typedef for F2H ACE5-Lite simulation.
  • Fixed incorrect signal names for QIP location assignments for several peripherals.
  • Fixed generated GLOBAL_SIGNAL QIP assignments.
  • Fixed USB31 PHY pipe rate interconnect warning.
  • Added legality check for peripheral PinMuxing and HPS_IO_Enable parameter list.
You may encounter an error when upgrading the IP. The work-around is to reapply the pin mux selection in Advanced IP Placement.