Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 8/15/2025
Public
Document Table of Contents

1.1.1. HPS IP 9.0.0

Table 1.  v9.0.0 2025.08.15
Quartus® Prime Version Description Impact
25.1.1
  • Added L3 cache legality selection for some specific OPNs.
  • Fixed generation for A76 CPU power configurations on dual-HPS devices.
  • Updated legality checks for L3 cache size and CPU application for power estimation.
  • Fixed HPS IO open drain issue.
  • Exposed preset reset port when the CoreSight* debug APB interface is enabled.
  • Enabled ACE5-Lite BFM for F2H interface for HPS RTL simulation.
  • Fixed EMIF connectivity warnings for ports missing drivers.
  • Corrected label and assignments for EMAC 50 and 250 MHz clocks.
  • Fixed SPIS and TPIU input clocks polarity.
  • Added Reset synchronizer to fabric-facing AXI* /ACE bridges.
  • Added Example Design Generation from Platform Designer.
  • Disable trace output clock when trace input is enabled due to routing conflict. Added legality for SPIS and SPIM.
  • Added global_signal assignments for several HPS clocks and reset to ensure correct signal promotion.
  • Fixed HPS_LOCATION generated assignments.