Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 11/10/2025
Public
Document Table of Contents

3.2.4.3. Cadence Xcelium* Example

Note: The F2H Test does not work within the Xcelium* simulation environment at this time. Before running the Xcelium* testbench, disable the F2H bridge in the Example Design tab and click the Generate Example Design button again. This feature will be enabled in a future release of Quartus® Prime software.
Disable the F2H bridge before running Xcelium* testbench
  1. Run cd <path>/EXAMPLE/intel_agilex_5_soc_0_example_design/sim/ command.
  2. Set up your developer environment with the proper simulator resources.
  3. Use sh hps_example_design_tb_run_xcelium.sh command.
  4. Go to ./ed_sim/sim/xcelium/*.log directory to view your results files.

    An example of simulation results is provided below.

    @6950.000ns*********************************************
    @6950.000ns************** TEST SUMMARY *****************
    @6950.000ns*********************************************
    HPS2FPGA Test -- PASS
    LWHPS2FPGA Test -- PASS
    F2SDRAM Test -- PASS
    HPS Example Design Simulation passed!
    
    @6950.000ns**************** END OF TEST ****************
    
    Simulation complete via $finish(1) at time 6950 NS + 0