Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
ID
813752
Date
11/10/2025
Public
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
2.3.1. Configurations for HPS IP
2.3.2. Configurations for HPS EMIF IP
2.3.3. Graphical Connections of HPS to HPS-EMIF
2.3.4. Configuration when using ECC
2.3.5. Configuration of HPS EMIF Calibration Settings
2.3.6. Supported Memory Protocols Among Device Families
2.3.7. IO96 Bank and Lane Usage for HPS EMIF
2.3.8. Quartus Report of I/O Bank Usage
2.3.9. Debugging with the External Memory Interface Debug Toolkit
3.2.4.3. Cadence Xcelium* Example
Note: The F2H Test does not work within the Xcelium* simulation environment at this time. Before running the Xcelium* testbench, disable the F2H bridge in the Example Design tab and click the Generate Example Design button again. This feature will be enabled in a future release of Quartus® Prime software.
Disable the F2H bridge before running Xcelium* testbench
- Run cd <path>/EXAMPLE/intel_agilex_5_soc_0_example_design/sim/ command.
- Set up your developer environment with the proper simulator resources.
- Use sh hps_example_design_tb_run_xcelium.sh command.
- Go to ./ed_sim/sim/xcelium/*.log directory to view your results files.
An example of simulation results is provided below.
@6950.000ns********************************************* @6950.000ns************** TEST SUMMARY ***************** @6950.000ns********************************************* HPS2FPGA Test -- PASS LWHPS2FPGA Test -- PASS F2SDRAM Test -- PASS HPS Example Design Simulation passed! @6950.000ns**************** END OF TEST **************** Simulation complete via $finish(1) at time 6950 NS + 0