Triple-Speed Ethernet IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813669
Date 8/04/2025
Public
Document Table of Contents

5.1.7. IEEE 1588v2 Feature PMA Delay

PMA digital and analog delay of hardware for the IEEE 1588v2 feature and the register timing adjustment. 1 UI is equivalent to 800 ps.
Table 39.  IEEE 1588v2 Feature PMA Delay
Delay Device Simulation PMA Delay Hardware PMA Delay
TX RX TX RX
Digital

Agilex™ 3

Agilex™ 5

49 UI 67.5 UI 49 UI 67.5 UI
Table 40.  IEEE 1588v2 Feature LVDS PMA Delay
Delay Device Simulation PMA Delay
TX RX
Digital

Agilex™ 3

Agilex™ 5

27.31375UI 26.25 UI
Note: LVDS Hardware PMA Delay values are currently not available in the Quartus® Prime Pro Edition software version 25.1.1.