Triple-Speed Ethernet IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813669
Date 10/24/2025
Public
Document Table of Contents

6.1.9.1. 1.25 Gbps LVDS Serial Interface

If the variant includes an embedded PMA, the PMA provides a 1.25-GHz serial interface.
Table 90.  1.25 Gbps Interface Signals
Name I/O Description
ref_clk I 125 MHz local reference clock oscillator.
rx_recv_clk_in <n> I Recovered 125 MHz clock from LVDS IP.
rx_recovclkout <n> O LVDS recovered clk_out.
lvds_tx_pll_locked O LVDS transmit PLL locked status.
rxp<_n> I Serial Differential Receive Interface.
rxn<_n> I Serial Differential Receive Interface.
txp<_n> O Serial Differential Transmit Interface.
txn<_n> O Serial Differential Transmit Interface.
lvds_rx_dpa_locked [n-1:0] 19 O Indicates an initial DPA lock condition to the optimum phase after power up or reset.
Note: Connect lvds_rx_dpa_locked to reset of IOPLL generating rx_recv_clk_in.
rx_recv_clk_in_locked_n 19 I Recovered 125 MHz clock locked from the LVDS IP.
Note: The Triple-Speed Ethernet IP with LVDS I/O must be instantiated once per bank of the LVDS I/O ports. For example, if the design uses two banks of LVDS I/Os, you must instantiate two separate Triple-Speed Ethernet IPs, one for each bank.
19 Only available with PTP enabled.